작성일: 2009.11.25

Simplifying Xilinx and Altera Debug, Anticipate issues and learn techniques that help you deal with debugging your FPGA systems

[Brief] The phenomenal growth in design size and complexity continues to make the process of design verification a critical bottleneck for systems based on Field Programmable Gate Arrays (FPGAs). Limited access to internal signals, advanced FPGA packages, and printed circuit board (PCB) electrical noise are all contributing factors in making design debug and verification the most difficult process of the design cycle. You can easily spend the majority of your design cycle time debugging and verifying your design. To help you with the process of design debug and verification, new tools are required to help debug your design while it is running at full speed on your FPGA. This application note focuses on the issues and techniques that can help you become more efficient when debugging your FPGA systems.

Download description
Document Size: 1.71 MB (1,799,184 bytes)
Document format:PDF
Upload time: 2009-09-21

by Tektronix

출처

Send to a colleague | Print this document