-- VHDL data flow description generated from `o3_y` -- date : Fri Jan 22 09:23:42 1993 -- Entity Declaration ENTITY o3_y IS GENERIC ( CONSTANT area : NATURAL := 1260; -- area CONSTANT cin_i2 : NATURAL := 44; -- cin_i2 CONSTANT tpll_i2 : NATURAL := 2649; -- tpll_i2 CONSTANT rdown_i2 : NATURAL := 2089; -- rdown_i2 CONSTANT tphh_i2 : NATURAL := 1875; -- tphh_i2 CONSTANT rup_i2 : NATURAL := 3060; -- rup_i2 CONSTANT cin_i1 : NATURAL := 45; -- cin_i1 CONSTANT tpll_i1 : NATURAL := 3830; -- tpll_i1 CONSTANT rdown_i1 : NATURAL := 2089; -- rdown_i1 CONSTANT tphh_i1 : NATURAL := 2728; -- tphh_i1 CONSTANT rup_i1 : NATURAL := 3060; -- rup_i1 CONSTANT cin_i0 : NATURAL := 45; -- cin_i0 CONSTANT tpll_i0 : NATURAL := 4316; -- tpll_i0 CONSTANT rdown_i0 : NATURAL := 2089; -- rdown_i0 CONSTANT tphh_i0 : NATURAL := 3555; -- tphh_i0 CONSTANT rup_i0 : NATURAL := 3060 -- rup_i0 ); PORT ( i0 : in BIT; -- i0 i1 : in BIT; -- i1 i2 : in BIT; -- i2 t : out BIT; -- t vdd : in BIT; -- vdd vss : in BIT -- vss ); END o3_y; -- Architecture Declaration ARCHITECTURE behaviour_data_flow OF o3_y IS BEGIN ASSERT ((vdd and not (vss)) = '1') REPORT "power supply is missing on o3_y" SEVERITY WARNING; t <= ((i0 or i1) or i2); END;