-- VHDL data flow description generated from `nop2_y` -- date : Fri Jan 22 09:16:47 1993 -- Entity Declaration ENTITY nop2_y IS GENERIC ( CONSTANT area : NATURAL := 1512; -- area CONSTANT cin_i1 : NATURAL := 62; -- cin_i1 CONSTANT tphl_i1 : NATURAL := 3281; -- tphl_i1 CONSTANT rdown_i1 : NATURAL := 1044; -- rdown_i1 CONSTANT tplh_i1 : NATURAL := 3316; -- tplh_i1 CONSTANT rup_i1 : NATURAL := 1596; -- rup_i1 CONSTANT cin_i0 : NATURAL := 62; -- cin_i0 CONSTANT tphl_i0 : NATURAL := 2454; -- tphl_i0 CONSTANT rdown_i0 : NATURAL := 1044; -- rdown_i0 CONSTANT tplh_i0 : NATURAL := 2863; -- tplh_i0 CONSTANT rup_i0 : NATURAL := 1596 -- rup_i0 ); PORT ( i0 : in BIT; -- i0 i1 : in BIT; -- i1 f : out BIT; -- f vdd : in BIT; -- vdd vss : in BIT -- vss ); END nop2_y; -- Architecture Declaration ARCHITECTURE behaviour_data_flow OF nop2_y IS BEGIN ASSERT ((vdd and not (vss)) = '1') REPORT "power supply is missing on nop2_y" SEVERITY WARNING; f <= (i0 nor i1); END;