-- VHDL data flow description generated from `no2_y` -- date : Fri Jan 22 09:13:26 1993 -- Entity Declaration ENTITY no2_y IS GENERIC ( CONSTANT area : NATURAL := 1008; -- area CONSTANT cin_i1 : NATURAL := 63; -- cin_i1 CONSTANT tphl_i1 : NATURAL := 1640; -- tphl_i1 CONSTANT rdown_i1 : NATURAL := 2089; -- rdown_i1 CONSTANT tplh_i1 : NATURAL := 1585; -- tplh_i1 CONSTANT rup_i1 : NATURAL := 2910; -- rup_i1 CONSTANT cin_i0 : NATURAL := 63; -- cin_i0 CONSTANT tphl_i0 : NATURAL := 804; -- tphl_i0 CONSTANT rdown_i0 : NATURAL := 2089; -- rdown_i0 CONSTANT tplh_i0 : NATURAL := 1128; -- tplh_i0 CONSTANT rup_i0 : NATURAL := 2910 -- rup_i0 ); PORT ( i0 : in BIT; -- i0 i1 : in BIT; -- i1 f : out BIT; -- f vdd : in BIT; -- vdd vss : in BIT -- vss ); END no2_y; -- Architecture Declaration ARCHITECTURE behaviour_data_flow OF no2_y IS BEGIN ASSERT ((vdd and not (vss)) = '1') REPORT "power supply is missing on no2_y" SEVERITY WARNING; f <= (i0 nor i1); END;