Click here to show toolbars of the Web Online Help System: show toolbars |
A synchronous dual-port memory block, with registered inputs and optionally registered outputs, available in Stratix™ and Stratix™ GX devices. The M512 block is useful for implementing small FIFO buffers, DSP, and clock domain transfer applications. Each block is a 32 × 18 RAM block and contains 576 programmable bits, including parity bits. The M512 block can be configured as dual- and single-port RAM, FIFO buffers, and ROM, and you can use a Memory Initialization File (.mif) or Hexadecimal (Intel-Format) File (.hex) to pre-load the memory contents when the M512 memory block is configured as a RAM or ROM.
When implementing memory in Stratix and Stratix GX devices, the M512 memory block can be configured in any of the following sizes:
Operation Mode | M512 Memory Block Size |
---|---|
Single-port and ROM |
32 × 18 |
Dual-port |
Write × 1 / Read × N N = 1, 2, 4, 8, or 16 |
- PLDWorld - |
- Last Modified: 01/05/2003 11:56:52 - |
|
Created by chm2web html help conversion utility. |