Click here to show toolbars of the Web Online Help System: show toolbars |
The smallest horizontal interconnect channel in a Stratix™ or Stratix™ GX device that connects cells within a Logic Array Block (LAB), DSP block, or M512 or M4K memory block, and in adjacent LABs, DSP blocks, or M512 or M4K memory blocks without using row interconnect resources.
The smallest horizontal interconnect channel in a Cyclone™ device that connects cells within a LAB or M4K memory block, and in adjacent LABs or M4K memory blocks without using row interconnect resources.
- PLDWorld - |
- Last Modified: 01/05/2003 11:56:36 - |
|
Created by chm2web html help conversion utility. |